#### CSE460: VLSI Design

#### A. Course General Information:

| Course Code:                | CSE460                                      |
|-----------------------------|---------------------------------------------|
| Course Title:               | VLSI Design                                 |
| Credit Hours (Theory+Lab):  | 3 + 0                                       |
| Contact Hours (Theory+Lab): | 3 + 3                                       |
| Category:                   | Program Core/Elective                       |
| Туре:                       | Required, Engineering, Lecture + Laboratory |
| Prerequisites:              | CSE260 Digital Logic Design                 |

#### **B.** Course Catalog Description (Content):

Introduction to VLSI (Very Large Scale Integration) design: history, IC trends, technology & design approaches. Moore's law. Review of digital logic design.

Introduction to logic circuit families: n-MOS, p-MOS, pseudo n-MOS and CMOS technologies. Introduction to CMOS logic. Pull-up and pull-down networks, implementation using series and parallel MOSFETs. Combinational logic circuit design using CMOS. Complex gate design using CMOS such as And-Or-Invert or Or-And-Invert. Implementation of different circuit elements like basic gates. Multiplexers, encoder, latch, flip-flops using CMOS.

Introduction to FSM (Finite State Machine): Moore type & Mealy type FSM hardware implementation. State encoding & minimization techniques.

DC Response of CMOS gates: n-MOS & p-MOS pass transistors. Logic levels and noise margins. DC transfer characteristics.

CMOS Power: instantaneous and average power, energy. Power analysis of circuit elements (R, C, DC Supply). Switching waveforms of an inverter. Static power and Dynamic power. Activity factor. Power reduction techniques: Clock gating, Power gating, Dynamic voltage scaling.

Transient response of CMOS gates. Delay definitions: rise time, fall time, propagation delay and

contamination delay, RC delay model. Effective resistance & capacitance. Elmore delay. Parasitic and effort delay. Fan-in and fan-out. Layout comparisons.

Physical design of ICs: floorplanning, partitioning, routing, clock tree synthesis, KL Algorithm for partitioning, Lee's algorithm for global routing.

#### C. Course Objective:

- a. The objectives of this course are to give a brief introduction to the complete process of chip designing
- b. provide background knowledge to design, simulate and implement combinational & sequential CMOS circuits
- c. teach theoretical concepts to critically analyze the cost & performance of an IC
- d. expose the students to the physical design aspects of CMOS IC design
- e. introduce the necessary programming language/softwares such as: Verilog (programming language), Quartus II, Microwind & DSCH2 to design, simulate, visualize and verify CMOS logic circuits and layouts

## D. Course Outcomes (COs):

Upon successful completion of this course, students will be able to

| SI. | CO Description                                                                                                                                                                    | Weightage<br>(%) |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| CO1 | <b>Design</b> combinational and sequential circuits in CMOS by demonstrating the current voltage relationship and the dc response, and compute the noise margin of CMOS circuits. | 30%              |
| CO2 | Construct system design process using finite state machines and hardware description language.                                                                                    | 25%              |
| CO3 | Analyze the power dissipation and propagation delay of CMOS circuits.                                                                                                             | 25%              |
| CO4 | Devise algorithms to design and optimize the physical layout of an IC.                                                                                                            | 20%              |

#### E. Mapping of CO-PO-Taxonomy Domain & Level- Delivery-Assessment Tool:

| SI. | CO Description                                                                                                                                                             | PLOs | Bloom's<br>taxonomy<br>domain/leve | Delivery<br>methods<br>and activities    | Assessment tools                                 |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------|------------------------------------------|--------------------------------------------------|
| CO1 | Design combinational and sequential circuits in CMOS by demonstrating the current voltage relationship and the dc response, and compute the noise margin of CMOS circuits. | PLO2 | Cognitive/Ev<br>aluate             | Lectures,<br>Notes, Labs,<br>Assignments | Quiz, Exam,<br>Assignments,<br>Lab<br>Assessment |
| CO2 | Illustrate the system design process using finite state machines and construct them using a hardware description language.                                                 | PLO5 | Cognitive/Ev<br>aluate             | Lectures,<br>Notes, Labs,<br>Assignments | Quiz, Exam,<br>Assignments,<br>Lab<br>Assessment |
| CO3 | Analyze the power dissipation and propagation delay of CMOS circuits.                                                                                                      | PLO1 | Cognitive/An alyze                 | Lectures,<br>Notes,<br>Assignments       | Quiz, Exam,<br>Assignments                       |
| CO4 | <b>Devise</b> algorithms to design and optimize the physical layout of an IC.                                                                                              | PLO4 | Cognitive/Cr<br>eate               | Lectures,<br>Notes,<br>Assignments       | Quiz, Exam,<br>Assignments                       |

## F. Course Materials:

## i. Text and Reference Books:

| SI. | Title                                                         | Author(s)                                | Publication<br>Year | Edition             | Publisher      | ISBN                              |
|-----|---------------------------------------------------------------|------------------------------------------|---------------------|---------------------|----------------|-----------------------------------|
| 1   | CMOS VLSI<br>Design: A Circuits<br>and Systems<br>Perspective | Neil H. E. Weste &<br>David Money Harris | 2011                | 4 <sup>th</sup> ed. | Addison-Wesley | ISBN 13:<br>978-0-321-5477<br>4-3 |
| 2   | Fundamentals<br>of Digital Logic<br>with Verilog<br>Design    | Stephen Brown &<br>Zvonko Vranesic       | 2014                | 3 <sup>rd</sup> ed. | McGraw-Hill    | ISBN<br>978-0-07-3380<br>54-4     |
| 3   | Algorithms for<br>VLSI Physical<br>Design<br>Automation       | Naveed A. Sherwani                       | 1998                | 3 <sup>rd</sup> ed. | Springer       | ISBN<br>978-1-4757-221<br>9-2     |

# ii. Other materials (if any)

- a. Lecture notes and presentation slides
- b. Class notes
- c. Lab handouts and presentation slides
- d. Softwares: Quartus II, DSCH2

## G. Lesson Plan:

# i. Theory (2 lectures/week, 1 hour 20 minutes each)

| No | Topic                                                                                                                                                                                                                                                                                                        | Week/Lecture#      | Related CO (if any) |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|
| 1  | <ul> <li>Introduction to VLSI (Very Large<br/>Scale Integration) design: history,<br/>IC trends, technology &amp; design<br/>approaches. Moore's law.</li> <li>Review of digital electronics</li> </ul>                                                                                                      | Week 1/Lecture 1-2 | CO1                 |
| 2  | <ul> <li>Logic circuit families: n-MOS, p-MOS, pseudo n-MOS and CMOS technologies. Introduction to CMOS logic. Pull-up and pull-down networks, implementation using series and parallel MOSFETs.</li> <li>Implementation of combinational logic blocks and sequential elements in CMOS technology</li> </ul> | Week 2/Lecture 3-4 | CO1                 |
| 3  | <ul> <li>Pass transistor DC characteristics</li> <li>Complex gate design and<br/>Implementation of different circuit<br/>elements like basic gates,<br/>multiplexers, encoders, latch,<br/>flip-flops using CMOS pass<br/>transistors and transmission gates</li> <li>Quiz 1</li> </ul>                      |                    | CO1                 |
| 4  | <ul> <li>FSM Introduction</li> <li>FSM moore and mealy type machine</li> </ul>                                                                                                                                                                                                                               | Week 4/Lecture 7-8 | CO2                 |

| 5  | <ul> <li>System design using Moore and<br/>Mealy type finite state machines</li> <li>Different hardware implementation<br/>techniques</li> <li>Quiz 2</li> </ul>                                                                                                                                                                                     | Week 5/Lecture 9-10       | CO2      |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------|
| 6  | Reserved for Quiz 1+2                                                                                                                                                                                                                                                                                                                                | Week 6                    | CO1, CO2 |
| 7  | Midterm Exam                                                                                                                                                                                                                                                                                                                                         | Week 7                    | CO1, CO2 |
| 8  | <ul> <li>Physical design: floor planning,<br/>partitioning, routing, clock tree<br/>synthesis. KL algorithm for<br/>partitioning.</li> </ul>                                                                                                                                                                                                         | Week 8/Lecture 11-12      | CO4      |
| 9  | Lee's maze algorithm for global routing                                                                                                                                                                                                                                                                                                              | Week 9/Lecture 13-14      | CO4      |
| 10 | <ul> <li>Transient response of CMOS gates. Delay definitions: rise time, fall time, propagation delay and contamination delay, RC delay model. Effective resistance. MOS Capacitance.</li> <li>Quiz 3</li> </ul>                                                                                                                                     | Week 10-/Lecture<br>15-16 | CO3      |
| 11 | Elmore delay. Parasitic and effort<br>delay. Fan-in and fan-out. Layout<br>comparisons                                                                                                                                                                                                                                                               | Week 11/Lecture<br>17-18  | CO3      |
| 12 | <ul> <li>CMOS Power: Instantaneous and<br/>Average power, Energy. Power in<br/>circuit elements analysis (R, C, DC<br/>Supply). Switching waveforms of<br/>an inverter. Static power and<br/>Dynamic power. Activity factor.<br/>Power reduction techniques: Clock<br/>gating, Power gating, Dynamic<br/>voltage scaling.</li> <li>Quiz 4</li> </ul> | Week 12/Lecture<br>19-20  | CO3      |
| 13 | Reserved for Quiz 3+4                                                                                                                                                                                                                                                                                                                                | Week 13                   | CO3, CO4 |
| 14 | Final Exam                                                                                                                                                                                                                                                                                                                                           | Week 14                   | CO3, CO4 |

# ii. Lab (1 lecture/week, 2 hours 20 minutes each)

| No | Topic                                                                              | Week/Lecture# | Related CO (if any) |
|----|------------------------------------------------------------------------------------|---------------|---------------------|
| 1  | No lab                                                                             | Week 1        | -                   |
| 2  | Experiment 1: CMOS Schematic Circuit Design in DSCH2                               | Week 2        | CO1                 |
| 3  | Experiment 2: Introduction to Verilog; Verilog Design Part 1 (combinational logic) | Week 3        | CO1                 |
| 4  | Experiment 3: Verilog Design Part 2 (sequential logic)                             | Week 4        | CO1                 |
| 5  | Midterm                                                                            |               |                     |
| 6  | Lab Test-1                                                                         | Week 5        | CO1                 |
| 7  | Experiment 4: Verilog Design Part 3 (FSMs)                                         | Week 6        | CO2                 |
| 8  | Experiment 5: Verilog Design Part 4 (FSMs)                                         | Week 7        | CO2                 |
| 9  | Lab Test-2                                                                         | Week 8        | CO2                 |
| 10 | No lab                                                                             | Week 9        |                     |

## H. Assessment Tools:

| Assessment Tools               | Weightage (%) |
|--------------------------------|---------------|
| Class Performance & Attendance | 5             |
| Assignments                    | 5             |
| Quizzes                        | 15            |
| Lab                            | 25            |
| Midterm Exam                   | 25            |
| Final Exam                     | 25            |

# I. CO Assessment Plan:

| Assessment   | Course Outcomes |     |     |     |  |
|--------------|-----------------|-----|-----|-----|--|
| Tools        | CO1             | CO2 | CO3 | CO4 |  |
| Quizzes      | √               | √   | √   | √   |  |
| Assignments  | √               | √   | √   | √   |  |
| Lab          | √               | √   |     |     |  |
| Midterm exam | √               | √   |     |     |  |
| Final Exam   |                 |     | √   | √   |  |